Welcome to the Bahria University DSpace digital repository. DSpace is a digital service that collects, preserves, and distributes digital material. Repositories are important tools for preserving an organization's legacy; they facilitate digital preservation and scholarly communication.
| dc.contributor.author | Atif Raza Jafri | |
| dc.contributor.author | Amer Baghdadi | |
| dc.contributor.author | M. Najam-ul-Islam | |
| dc.date.accessioned | 2018-11-08T05:28:12Z | |
| dc.date.available | 2018-11-08T05:28:12Z | |
| dc.date.issued | 2017 | |
| dc.identifier.uri | http://hdl.handle.net/123456789/7664 | |
| dc.description.abstract | A novel multi-ASIP and network-on-chip (NoC) based flexible architecture for parallel iterative demapping with turbo decoding using signal space diversity (TBICM-ID-SSD) is presented in this brief. The proposed heterogeneous multi- ASIP architecture uses multiple instances of two types of application-specific instruction-set processor (ASIP): one dedicated for turbo decoding and the second for demodulation, besides butterfly-topology-based NoCs. This architecture presents novel and outstanding levels of flexibility and scalability in the design of advanced iterative receivers. It supports modulation schemes from BPSK to 256-QAM for any mapping style and supports 8 state single and double binary turbo codes used in 3GPP-LTE, DVB-RCS, andWiMAX. FPGA prototyping results are presented, and the extra hardware cost required to enable turbo demodulation is evaluated. | en_US |
| dc.language.iso | en | en_US |
| dc.publisher | Bahria University Islamabad Campus | en_US |
| dc.subject | Department of Electrical Engineering | en_US |
| dc.title | Heterogeneous Multi-ASIP and NoC-Based Architecture for Adaptive Parallel TBICM-ID-SSD | en_US |
| dc.type | Article | en_US |