Efficient Hardware Implementation of Ultralightweight RFID Mutual Authentication Protocol

Welcome to DSpace BU Repository

Welcome to the Bahria University DSpace digital repository. DSpace is a digital service that collects, preserves, and distributes digital material. Repositories are important tools for preserving an organization's legacy; they facilitate digital preservation and scholarly communication.

Show simple item record

dc.contributor.author M. Najam-ul-Islam
dc.contributor.author Umar Mujahid
dc.contributor.author Atif Raza Jafri
dc.date.accessioned 2017-11-17T10:49:45Z
dc.date.available 2017-11-17T10:49:45Z
dc.date.issued 2016
dc.identifier.uri http://hdl.handle.net/123456789/4924
dc.description.abstract Security and privacy are the two major concerns of radio-frequency identi¯cation (RFID) based identi¯cation systems. Several researchers have proposed ultralightweight mutual authentication protocols (UMAPs) to ensure the security of the low cost RFID tags in recent years. However, almost all of the previously proposed protocols have some serious security °aws and are vulnerable to various security attacks (full disclosure attack, desynchronization attack, impersonation attack, etc.). Recently, a more sophisticated and robust UMAP: Robust con¯- dentiality integrity and authentication (RCIA)1 [U. Mujahid, M. Najam-ul-Islam and M. Ali Shami, RCIA: A new ultralightweight RFID authentication protocol using recursive hash, Int. J. Distrib. Sens. Netw. 2015 (2015) 642180] has been proposed. A new ultralightweight primitive, \recursive hash" has been used extensively in the protocol design which provides hamming weight unpredictability and irreversibility to ensure optimal security. In addition to security and privacy, small chip area is another design constraint which is mandatory requirement for a protocol to be considered as ultralightweight authentication protocol. Keeping in view the scenario presented above, this paper presents the e±cient hardware implementation of the RCIA for EPC-C1G2 tags. Both the FPGA and ASIC implementation °ows have been adopted. The FPGA design °ow is primarily used to validate the functionality of the proposed hardware design whereas ASIC design (using TSMC 0.35 m library) is used to validate the gate count. To the best of our knowledge, this is the ¯rst FPGA and ASIC implementation of any ultralightweight RFID authentication protocol. The simulation and synthesis results of the proposed optimal hardware architecture show the compatibility of the RCIA with extremely low cost RFID tags. en_US
dc.language.iso en en_US
dc.publisher Bahria University Islamabad Campus en_US
dc.subject Electrical Engineering en_US
dc.title Efficient Hardware Implementation of Ultralightweight RFID Mutual Authentication Protocol en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account